DOC PREVIEW
MIT 6 012 - Problem Set No. 10

This preview shows page 1-2 out of 6 pages.

Save
View full document
View full document
Premium Document
Do you want full access? Go Premium and unlock all 6 pages.
Access to all documents
Download any document
Ad free experience
View full document
Premium Document
Do you want full access? Go Premium and unlock all 6 pages.
Access to all documents
Download any document
Ad free experience
Premium Document
Do you want full access? Go Premium and unlock all 6 pages.
Access to all documents
Download any document
Ad free experience

Unformatted text preview:

1 MASSACHUSETTS INSTITUTE OF TECHNOLOGY Department of Electrical Engineering and Computer Science 6.012 MICROELECTRONIC DEVICES AND CIRCUITS Problem Set No. 10 Issued: November 13, 2009 Due: November 20, 2009 Design Problem: The design problem will be distributed on Wednesday, November18. Your solution will be due on Friday, December 4 by 5 p.m. Note that you shouldneglect the Early effect when doing your large signal analyses, but you must include it(go) in your LEC analyses. Reading Assignments: Lecture 19 (11/17/09) - Chap. 12 (12.1, 12.2, 12.3) Lecture 20 (11/19/09) - Chap. 12 (12.4, 12.5), Chap. 13 Lecture 21 (11/24/09) - Chap. 13, Notes Problem 1 – The Lee Load, which will be used in the first stage of the design problem, canbe modeled by the two terminal circuit shown below containing a voltage dependentvoltage source whose value is different for difference- or common-mode inputs to the associated differential stage. Consequently the LEC for the load is different for difference- and common-mode analysis. vAB = VAB + vabVAB + Avab-++-iD = ID + idThe two n-MOS transistors in this circuit are identical with the same dimensions and values of K, VT, and λ. Assume that VAB > VT so both transistors are active (and operating in saturation). a) Find the linear equivalent conductance of this circuit when A = -1. This is goLL,dm,the equivalent conductance of the Lee Load in a difference mode half circuit (i.e.,1/roLL,dm in the upper half circuit on Slide 23 of Lecture 20). b) Find the linear equivalent conductance of this circuit when A = +1. This is goLL,cm,the equivalent conductance of the Lee Load in a common mode half circuit (i.e.,1/roLL,cm in the lower half circuit on Slide 23 of Lecture 20).Use your results in Parts a and b to find expressions for Avd and Avc of the first stage of the design problem circuit in terms of gm4, gm8, go4, go8, and go10. Then write your expressions in terms of the K’s, VA’s, ID’s, and VGS’s. Eliminate ID from your expressions and then calculate the maximum possible value of |Avd| and of |Avd|/|Avc|.2 Problem 2 - Consider the two-stage amplifier with a common-source first stage and a common-gate second stage shown on the right below. V+ vout + -CO External Load IBIAS V-vin + -CE VGG IBIAS V-V+ + vin + -CE CO vout +-External Load Use the two-port models for the common-source and common-gate stages (shown below) to compare the voltage gain and output resistance of this two-stage amplifier to the single commonAiiin+voutioutRoRiGmvin+-viniinGoGivt+-gelrt- Common Source Common Gate-source amplifier shown above on the left. You can find expressions for the elements in each of these two-port models on the foils for Lecture 18. Note that the substrate of the transistor in the common gate stage hasbeen connected to the source so the gmb factor should be deleted from the expressionsalso assume that the stage load conductance, gsl, is negligibly small so you can say it is zero (so, for example, Rin is simply 1/gm, and the current gain is identically one). a) Calculate the voltage gain, vout/vin, of the two-stage amplifier and compare it to that of the single common-source stage. b) Calculate the output resistance, Ro, of the two-stage amplifier and compare it to that of the single common-source stage. Problem 3 - The circuit shown at the top of the next page contains n-channel and p-channel MOSFETs all of which have the same gate length, L = Lmin; all the gate widths,however, are not equal, but they are all integer multiples of Wmin. All have an Early voltage, VA, of 10 V; the magnitude of all of their threshold voltages, VT, is 0.5 V; and all must be biased with |VGS - VT| ≥ 0.1 V. The K-factor of an n-channel MOSFET with L = Lmin and W = Wmin is 250 µA/V2, and the K-factor of a p-channel MOSFET with L = Lmin and W = Wmin is 125 µA/V2.3 vIN2Q1Q7R11.5 VQ3vIN1+-+-Q4Q5Q8Q2- 1.5 VNode ANode CNode B10 µAvOUT+-Q6Q9The drain current of Q8 is known to be 10 µA, and W7, the width of Q7, is known to be Wmin. The resistor R1 has been selected so that Q1 and Q7 are biased with |VGS - VT| = 0.1 V. The widths of Q2, Q3, Q4, and Q5 have been chosen so that for each of them |VGS -VT| = 0.1 V when vIN1 = vIN2 = 0. For Parts a), b), c) and d) connect Node B to Node A. a) This part concerns the bias chain Q1, R1, and Q7. i) What is ID7, the drain current of Q7, and that is W1, the width of Q1? ii) What is the value of the resistor R1? b) What is the most negative common mode voltage, vIC, that can be applied to theinput terminals before one or more transistors in the amplifier are forced out ofsaturation? Remember that Node B is connected to Node A c) What is the small signal output, vout, with the following difference-mode inputs: vin1 = va and vin2 = -va? Give your answer in three forms: (i) an expression in terms of the gm's and go's of the relevant transistors, (ii) an expression in terms ofthe bias points of the relevant transistors, and (iii) a numerical value. Assume the voltage gain of the source-follower output stage (Q6) is 1. Remember: Node B is connected to Node A. d) Draw the linear equivalent half-circuits for this amplifier for the following common-mode inputs: vin1 = vin2 = vic. Label your drawings in terms of the gm's and go's of the relevant transistors. You do not need to find numerical values for the elements. Recall that Node B is connected to Node A. e) How will your answers in Part c) change if Node B is connected to Node C,instead of to Node A? State the change and give the name of this circuit topology, i.e., of this connection. For the rest of this problem leave Node B connected to Node C.4 f) Size Q6 and Q9 so that the output resistance of this amplifier is 1000 Ohms ANDso that the quiescent output voltage (vOUT with vIN1 = vIN2 = 0) is 0. The widths should be integer multiples of Wmin. g) For your design in Part f, what is the most negative value vOUT can have if the output is attached to a 1 kOhm load resistor? Hint: This occurs when vGS6 gets so small that Q6 cuts off and all of the drain current of Q9 (the current sink) is drawn from ground through the 1 kOhm load resistor. h) For your design in Part f, what is the most positive value vOUT can have if the output is attached to a 1 kOhm load resistor? This occurs when


View Full Document

MIT 6 012 - Problem Set No. 10

Documents in this Course
Quiz #2

Quiz #2

11 pages

Quiz 1

Quiz 1

11 pages

Exam 2

Exam 2

11 pages

Quiz 1

Quiz 1

13 pages

Quiz 2

Quiz 2

14 pages

Load more
Download Problem Set No. 10
Our administrator received your request to download this document. We will send you the file to your email shortly.
Loading Unlocking...
Login

Join to view Problem Set No. 10 and access 3M+ class-specific study document.

or
We will never post anything without your permission.
Don't have an account?
Sign Up

Join to view Problem Set No. 10 2 2 and access 3M+ class-specific study document.

or

By creating an account you agree to our Privacy Policy and Terms Of Use

Already a member?